Three Main Logic Gates

AND Logic gate:

![http://upload.wikimedia.org/wikipedia/commons/5/5d/Logic-gate-and-us.png](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAoAAAAEaAQMAAAC7FnTYAAAABlBMVEX///8AAABVwtN+AAAEMklEQVR4nO3cUY6bMBAGYFt+4K1coJJvUm5WOJqPwhG2b5EahZLdPjRE/of5+at1Vljbh22yXwIMNpgZh3C2s53tbGert6XS3kgv1sBl4sBUBW8c2FVBcqMBuMjBogYvapDaZggWNchsMwSZbe5qf5TJba6C7yc5Edt18L4zrkowDNROBGCidiIAw7gssxTMTCQiMDGdIgLv26wFM3FUIJiI0IZgIEIbg4P/qGCw9x8VDHb+4RmD0X+uYHCNRO9hNsDsPvkMsHfHjQEmd9wYYHDHjQWO3rixwMEbNxaYvXFjgZ03biwweePGAqM3bizQHTcm6I0bExyMYeWbF8wGmL1gZ0T2MDnBZET2WJxgNCJ7uwEmGHBkx+0G2OAIIzv93myADQ54XPy12YA94ARe7efNBthghmAuoxfsYWQP0yYQbRBH9rh+RyeII/u27kUnCCM7XkP3+Hk2CCM7Xe4/TnAE4Pr14uPLe0Bwqtx34OPLO8ABgSWEn14wg7f0Uwg/vGCvBjtw7pFg0YIJgcv7/WB0TVQkcDL/BZMLjGowgN6BBOu9A7UPwwjAiTjKqHfgwEEO1nsHDsxqEPQOjYCgu2kEBN1NI2DUg3Pj4NOF+XGw2sOS4CgHqz1sK+AgB6tdthzs1n/f/WB2TGTsAx0TGbvAXg46ZkY+B9z1pq8GTo2D6eXAef2v2kcwYFxHhK40Bj78eYNgPEE5ePmYvTgCzg+/XsN2xssJbq/nbs+Tw8fA8f1HCK5frzqwUmAusX5xwoD9nKrXYxTYvXXVa1oKTJfNtOZRMF6rYciB4VYNw53guAHHahiSIJiF2An+M89TAryk9YPz+ntfnxriwHoYkmCahWCRgBugPXB7ppzgCX4F8Gmu6jhYTrA18GkStkFwejUwFjEI2ueA7U+zvMJUlRhsf0JSPgdbnyXunhKiD85j90+Pf49O3S/b1FsBWAiw/rRi2ebyHn+e4s+3MUB/vo3xTMqfb2M9NXPn21jP9dz5Ni/wKFP+9Lb9B9btP/Q38hz8cWiA/lMP54pEf+eAs1mSv/vC+Tbd7AZRRtDHECDMWfoYpLRZVQSI876KOjNtlubOMaMezO5jRj0j/9A/6lkZku5Rz8rh/PwsU5gHy4AwU5cCQR4GBaJsZwaE+dgMCDPGGRDmtDNxCLPumTMF1gUw5zKsXGB6G1hbwfSHsPqDuU+B9SnEnRSuoCHu9XAlBHE3ims1iPtlq07q+SOMN1iVXG5QXmumroaT1+vJKwrlNY/yqkxv1JigvLJVXXsrrw6W1y/LK6zVNeDRvxgBBuV19PJKf/laBOrVEuTrOWT1ihOjeE0M+aodWb2uyChe+US+Nsuwa/5gPyhf3+Y+faBcgScv1C4M/2EVI9Dk6ywVNUh4EJSvplXUIOMhkFszTb6qm3zdOfnKeGc729nO1n77A7Foba3KxXiZAAAAAElFTkSuQmCC)

An AND logic gate is a basic digital logic gate that implements a logical conjunction. This logic gate behaves in terms of the following truth table:

|  |  |  |
| --- | --- | --- |
| INPUT | | OUTPUT |
| A | B | A **AND** B |
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

A and B indicate an input, which is either 0 or 1 in terms of binary. It is only when both A **AND** B are 1s that the logic gate will pass the output as a 1 (hence the name AND.)

OR Logic gate:

![http://upload.wikimedia.org/wikipedia/commons/c/c8/Logic-gate-or-us.png](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAmEAAAEMAQMAAAC2ufMRAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAgY0hSTQAAeiYAAICEAAD6AAAAgOgAAHUwAADqYAAAOpgAABdwnLpRPAAAAAZQTFRF////AAAAVcLTfgAAAAlwSFlzAAAh1QAAIdUBBJy0nQAABT5JREFUeNrtnE1uXCEMx0Es2FTlBuUa2XGVHqQSI/Vis+s15gadZRZVXidNpXbwH4w/FGUxKNlMhl/8jIFnYxPCoz3aoz3ah27Hv3Y2w+JxOPLSHe242mj58MSNtOPiSntxpZmEozSLcOnwFC5S2i+DcJRmseH+TOR81tPa/w/W3nAG2t0YVuOj1sEimslIyvBcf0zmpKXlsWuzzH1CS5ZHTUTnzfCokdCS4VEjnZdNP7silaMYFEdp0aC4Tqdl0y9Lneqo6Gd+o7SkV1wDHfWKqwf6TKs4REtqxRX0UGrFZUSrWsUltNRmreIS6he1iotQiqZVHKQVreLgYpa0O1dHtKBdMTvUd1MOQ4PdytYwPG3S0tYwfCOfVLwJbA0DlX9C6xvDEOmKUbCC6sYwJKqNCW1nGDLVRn6ZfJMfhvLzQrtNnoKn1R/XTVrYWJTad6LbNJFhY1B7JPYwo20M6gs1uDihZfbd5iZZp7Qz/G5iX87Tc2hEkpm22UHN11CJJDNa42Zqubz+DK1PaJUzkZtgN/FG2hV/OXODWk8hbdMSN6j1NoSkb5uIELl5f6OFbVrgTATS6ozWGBPBtJl6KmMi9c2zqHu+d2FM5C+t7dEys4pg2mzoOBOR0TgTwXqb9ulrE4Fjmqd9GBMR0hgTEdIYE4G0NH0exkSEtLRek4S0sDY4Ka3LaXE+cm1pvlJaXZqvlFaW5gtpYW5VeWm+ctr0T3Padfb9tDRfTOvTLnFpvlLa2nwntLkAfWVwYlqT09qctjRfMW1pvmLa0nw/336/SmhJHntoczNIchd6QYtyF7ouTFQewlzRujgusqI1cUR/RauutCKO2axoWRyzWdMuQlpZ0OSTYUUjke9Pt9/lP1jThsnwBTkwuzQyGaqJNk4GG6350g4pbbmVDJOBpeUVrQyTwUbLrrRxMkD3W0C77wtDA9u0cWrBsMU2LQxTC4ZU9mnDWwoM9+zThv0RhaIEtHEtBWEyAW2cKSCEZ6CB8KKANjqcIPRpoIGwrIA2OnXcnsjR7uMJidmv17S7xIoAQ+0CWhhojLkJZQNHFAa9WWmn+w9MNBIu+UA0sj+aaNWVRrwJE6370sblzEQ7PGk0ScNCS860iyONLrUWWpHSRO+WPE3y3mukEcEttO5Ko469gQaCDibadfzoKSybr3/q6zu/n1/vG3PwjYc018jPOoovpckjZr7xN21sEOfJaeOWFR4hamOqFR7TqeO9MHtXHYuGOXyGODlwfFcxfOZEADjlhvOFLKGxZx8gmDG3KfZcBgRanM+MFrSzlOZ71vZu54CKM0rf81PL2W4U0Phz5ySg8WfidGZZzuvLeZ/G5xLU0z6Ny3N4W3u9cjDeuvrlhwhoO7krwTWv5uSX84N2GX0+EtplLLlSNCxtyeNK27SdHDO6hszz37hsugDWt3lu3jUsG6ZdJl9m8wYRbdapc44Hpk06sfmWiKbPBcU0LAKfp4osRJ9Di6xXn9+Ldhl97jGa9fq8aLQizXO2A0cD7+T6fHLkL+hz3ZEvo8/DR34WpsWNGgHkA+LFcmMQYMO0qixxwX5RV9Z9wKU3amtSYLesrZeB07EqBwHXGWkLDGEcQF08BuuzirY+C9aONW0JlG9dm2/NnW89oG+tom8dpW+Np2/9qWttrG/dLq4p1qrNt97Ztxbbt06c0Lqlht23vn44uS2vMP01B/eTvhnvJfC9M8H3PoeDtpMaBu7BMIgG7ug462n0/hDLFR3ZUzRKs4hGaRbRnO+rGcb0YoI53/PjewfRoz3aoz3abvsNni32bWhKqxUAAAAASUVORK5CYII=)

An OR logic gate is also a basic digital logic gate that implements a logical disjunction. This where either A or B has to be a 1. This behaviour can once again be proven with the aid of a truth table:

|  |  |  |
| --- | --- | --- |
| **INPUT** | | **OUTPUT** |
| **A** | **B** | **A AND B** |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

In this case A and B are once again inputs to the logic gate. If any one of these two inputs contains a “high voltage” then the gates output will be passed a 1.

NOT Logic gate (AKA Inverter):

![http://upload.wikimedia.org/wikipedia/commons/d/d0/Logic-gate-inv-us.png](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAoAAAAEaAQMAAAC7FnTYAAAABlBMVEX///8AAABVwtN+AAAEwklEQVR4nO2cTW6dMBRGQQyY9W2gEtvooApb6gKqmp2V7gSpG6CjZBCF2saAfx+vuSdSB1iJFAE5j+fPnzH2va6qq1zlKle5ymm5DTCwm2BgP8NA9UoD32jgMtDAkQbCqqjlhQbCqqhlwYEjDZxoIKuKBrLm00BWFfW8sOZTf2BV1Lyw5lNzz6qi5o41n5pbVhU1N6z51Fyxqmgg2yVqIKuKBt5Q82kgq4oG1qj5NJBVxQBR8xkgqooBouYzQFQVA0TNZ4GkKhZIms8CSVUskDSfBZKqrEDQfCsQVGUFguZbgaAqKxA03woEVXFAznwOyKnigJz5HJBTxQE5821ATJUNiJlvA2KqbEDMfBsQU2UHUubbgZQqO5Ay3w6kVNmBlPl2IDU/cgAh8x3AGyPzAYTMdwBrRuYDCJnPA/aI+TwgYz4P2CLm84CM+TwgYz4PyHSJPhAxnw9EukQfiJjPByKq+EDEfAGQUCUAEuYLgIQqAZAwXwAkVAmBgPlCIKBKCATMFwIBVUIgYL4QCKgSAeXmi4ByVSKg3HwRUK5KBJSbLwaKVYmBYvPFQLEqMVBsvhgoViUBSs2XADdV6gfVns6Am/n8deJP+vdLnlcn3zA+4FSp/QXETv9+LwDjCkqAzny6+RwN8g6wiWsmATpVOn8B8Q6wjX2QAlfzqak5Wvgd4C3u7lLgqoqm9dMDwO7nEB5IgdZ8tf4m7X7qDrDvxjOgVcW0wmYX8A7w7TadAa35mtlv2mVg/dpGgAzQqNKaz/2xA4eqyhuneWmihpgBGvO1o/7jaT8ylpzYTvGJDNCoYsNwuu2Irqf4RrYzYxU1xAzQmK8LgLqe4qra7n2o1CnQqGJZe7SQvr1YTFd6/TMER3JAbb6nAKjrKW5urvyo4jM5oFblawDU9RTdx1Zeq/jec0BtPgts989WcU1t5cUIfQpsXOzDAeyHwsNVA5tzYL0B90u7X4UHwmNArYr9/+PS2+/Ck+tBYB8D2+fCs/VBoJu1Oi5tSmMy3a+bU6Z/30oO6OZHGnuBudm6NJxwwP4EWPtAe7OlAc+DwCoBFprh++/wKXOVB/znOiwC36uyFJi0QykwcYoQmHpZCEx7GyEw7Q+FwLTHFgKTZ4oUmDz1hMD0uSwEpiMHITAd2wiB6ehLCEzHhzJgZgQrA65j7KUKBlwS4PEWMDLAzHuKDJh5kxIBc+96ImDubbQM/KavHO8Dj/flwTv6uQBMi/iN/hSIzznQsyL4vA0+s4TPfeGzc/T8IT7Dic/B4rPE+Dw2PdOOrwXgqxX4egq+4oOvSdGrZvi6Hr7yiK+N4qu39PoyvgKOr9HjUQR4nAMdiYHHiuDRLHi8DR4RhMcs0VFVeNwXHpmGx87h0X10/CEeIYnHcOJRpngcLB6pS8cS49HOeDw2HjGOx7TTUfd4XgCeuYDnVuDZH3R+Cp5Bg+f44FlIeJ4UnslF55rh2XB4vh6eUYjnPNJZmXjeKJ7Ziufe4tnBdP4ynmGN54DjWep4Hj2e6U/vRYDvloDv54DvOIHviUHv2oHvK4LvfILvzfIBu8fg+9tMNHCkgSjvI/ZZwneCQo1XfcRuWgMMxHcko/dM62FN+H3n8J3xrnKVq1zl/y1/AZXbwjYLvZyJAAAAAElFTkSuQmCC)

Unlike the other two logic gates, which have two inputs, the NOT logic gate only has one input a high voltage or a low voltage. This too can be shown in a truth table:

|  |  |
| --- | --- |
| **INPUT** | **OUTPUT** |
| **A** | **Y** |
| 0 | 1 |
| 1 | 0 |

If the voltage is low then the logic gate will make the output a higher voltage. If the voltage is high then the output will be a lower voltage. It basically inverts the input.